

## National University of Computer & Emerging Sciences, Karachi Spring -2022 CS-Department



# Mid Term 1 11th March, 2022, 10:00 am -11:00 am

Course Code: EE1005 Course Name: Digital Logic Design (DLD)

Instructor Name / Names: Mr. Aamir, Mr. Aashir, Mr. Behraj, Mr. Hamza, Ms. Rabia Tabassum, Ms. Rukhsar, Ms. Sumaiyah, Mr. Zakir

Student Roll No: 21K-315K Section No: BC5-2J

#### Instructions:

- Return the question paper.
- Read each question completely before answering it. There are 3 questions and 2 pages.
- In case of any ambiguity, you may make assumption. But your assumption should not contradict any statement in the question paper.
- All the answers must be solved according to the sequence given in the question paper.
- This paper is subjective.

Time: 60 minutes.

Max Marks: 45 points

## Question 1: (Digital System) [18]

a) For the digital waveform shown in Fig.-1, determine the duty cycle and frequency of the waveform in Fig.-1
 [2]



Fig-1

- b) Express the decimal number (-98) in binary as an 8-bit sign-magnitude number, the 1's complement form, and 2's complement form. [6]
- c) Perform the following 8-bit sign numbers operation:

(ii) 567<sub>10</sub>

10001100 + 00111001

[2]

d) Convert the following number in BCD

(i) 10110101<sub>2</sub>

[2]

e) Convert the following grey code in binary number (i)1011 (ii) 1100

[2]

f) Solve the following operations in binary form:

(i)  $1101_2 \times 1010_2$  (ii)  $1011_2 \div 11_2$ 

[4]

## Question 2: (Logic Gates and Its Applications) [7]

- a) Your instructor teaches CS1005 to the students where some of them are registered and some of them are not, he asked you to design a logic diagram which will be used for checking if the student is allowed to sit in exam or not based on following scenario:
  - If the student is registered and his/her attendance is 80% then the student is allowed to sit in exam otherwise not.
  - The attendance of the student below 80% is represented by LOW signal and above 80% by HIGH signal.

Before drawing the logic diagram, you must write down the truth table and logic expression from the table as well. Your logic circuit will be connected to a RED light which will remain off if the student is allowed to sit in exam otherwise ON.

b) Determine the output waveform in Fig-2 and draw the timing diagram with respect to given number (1 to 16) in answer sheet.



Fig-2

# Question 3: (Boolean Algebra ) [20]

a) Apply DeMorgan's theorems to the expression and simplfy it.

$$\overline{A + B\overline{C}} + (\overline{A + C})D + AB$$

b) Simplify it using Boolean algebra. Also develop the turth table.

$$\overline{AC}(\overline{ABD}) + \overline{AB}(\overline{C+D}) + A\overline{B}C$$

c) Write the standard SOP and POS forms of the logic expression for the following circuits (Fig-3). [4]



ig-J

d) Use a Karnaugh map to simplify (in SOP form) the given Boolean functions. Implement the simplified form into circuit.

$$F(A,B,C,D) = \prod (0,1,2,5,7,13,15)$$

### **BEST OF LUCK!**